IEEE Santa Clara Valley Chapter
Sep 12, 2012
2D to 3D MOS Technology Evolution for Circuit Designers
Speaker: Alvin Loke , AMD Inc.
Presentation available, click link
Please note: New location for this meeting only. The meeting will be held at Qualcomm, just down the road from our usual meeting place.
3165 Kifer Road
Santa Clara, CA 95051
Abstract:
Alvin Loke (S’89-M’99-SM’04) received the BASc (Eng. Physics) degree with highest honors from the University of British Columbia in 1992, and the MSEE and PhDEE degrees from Stanford University in 1994 and 1999 respectively. He was recipient of the UBC Chancellor Entrance and Canadian NSERC 1967 Graduate Scholarships. While at Stanford, his research focused on copper interconnects with low-K polymer dielectric. He has interned at Texas Instruments, Motorola, and at Sumitomo Electric Industries. From 1998 to 2001, he worked on CMOS technology integration at HP Labs, Palo Alto, CA and then at Chartered Semiconductor Manufacturing, Singapore as an Agilent assignee. In 2001, he transferred to Fort Collins, CO, where he designed CMOS phase-locked loop circuits for low-jitter embedded SerDes I/O and ASIC core clocking.
In 2006, he joined Advanced Micro Devices where he is currently a Principal Member of Technical Staff designing high-speed links and addressing analog/mixed-signal concerns for next generation CMOS. Dr. Loke has authored 38 publications and holds 12 US patents. He presently serves on the CICC technical program committee, SSCS Chapters committee, and ECE Department Industrial Advisory Board at Colorado State University. He is presently the SSCS Webinar Taskforce Chair, a Guest Editor for the IEEE Journal of Solid-State Circuits, and a SSCS Distinguished Lecturer.
M | T | W | T | F | S | S |
---|---|---|---|---|---|---|
1 | ||||||
2 | 3 | 4 | 5 | 6 | 7 | 8 |
9 | 10 | 11 | 12 | 13 | 14 | 15 |
16 | 17 | 18 | 19 | 20 | 21 | 22 |
23 | 24 | 25 | 26 | 27 | 28 | 29 |
30 |